

# Supporting Tools for Application development

Code generation Code debugging



# Using the uP: code generation

- We define the ISA.
  - How is the application software to be developed?
  - Write in machine language? ---- No way.
  - Minimum is to provide an assembler
    - What does it takes to develop an assembler to go with the new uP?
    - We will find out .......
  - More acceptable is to provide a C compiler
    - What does it takes to develop a C compiler to go with the new uP?
    - We will find out .......



# Using the uP: debug software

- Most complexities are implemented in SOFTWARE
  - How to support software code debugging to ensure quick turnaround
- System on a board: standalone microprocessor and other peripherals
  - Most signals are accessible
    - Hardware engineer designs board and makes PCB
      - Use oscilloscope and logic analyzer to measure signal on board
    - Software engineer writes application software
      - Use emulator,
      - For difficult situations, use logic analyzer to capture signals as program runs.
      - Software means: simulator or a software debug monitor (recall timer.asm of EE3202)
- System on a chip: processor is deeply embedded with other peripherals on a die.
  - No access to signals: How to debug.
  - Hardware engineer use simulation technique
  - Software engineer:
    - On-chip emulator
    - simulator

To be provided by uP designer!

# Code generation



# ISA: Registers and memory overview

- PC: program counter
  - Holds address of the next instruction
- SP: stack pointer
- BP: base pointer
- AC: accumulator
  - main processor register
- XR: operand register
  - For holding the operand of arithmetic/logic operations
- Flags
  - S=AC negative
  - Z=AC zero
  - C=carry flag set
  - Y=DR=o

#### **Programmer's View**







SA

4K Memory



|        | Hexadecimal code |                  |                                               |
|--------|------------------|------------------|-----------------------------------------------|
| Symbol | I = 0            | I = 1            | Description                                   |
| LDB    | 0xxx             | 8xxx             | Load memory word to BP                        |
| LDX    | 1xxx             | 9 <sub>XXX</sub> | Load memory word to XR                        |
| LDA    | 2xxx             | Axxx             | Load memory word to AC                        |
| STA    | 3xxx             | Bxxx             | Store content of AC in memory                 |
| BUN    | 4xxx             | Cxxx             | Branch unconditionally                        |
| CALL   | 5xxx             | Dxxx             | Push PC onto stack and branch unconditionally |
| DSZ    | 6xxx             | Exxx             | Decrement and skip if zero                    |



#### arithmetic

# Register reference instructions

logic

**Shift** 

Bit manipulation

Subroutine /stack

Conditional branch

|   |       | •                                                |                                            |  |
|---|-------|--------------------------------------------------|--------------------------------------------|--|
| 1 | INC   | 7010                                             | Increment AC                               |  |
|   | DEC   | 7011                                             | Decrement AC                               |  |
|   | ADD   | 7012                                             | AC=AC+XR                                   |  |
|   | ADC   | 7013                                             | AC=AC+XR+C                                 |  |
|   | SUB   | 7014                                             | AC=AC-XR                                   |  |
| l | SBB   | 7015                                             | AC=AC-XR+1                                 |  |
| 1 | AND   | 7016                                             | AC=AC and XR                               |  |
| 1 | OR    | 7017                                             | AC=AC or XR                                |  |
|   | XOR   | 7020                                             | AC=AC xor XR                               |  |
| ſ | SHR   | 7021                                             | Shift AC right                             |  |
| 7 | SHL   | 7022                                             | Shift AC left                              |  |
|   | CLAC  | 7023                                             | Clear AC                                   |  |
|   | CMAC  | 7024                                             | Complement AC                              |  |
| { | CLC   | 7025                                             | Clear C                                    |  |
|   | CMC   | 7026                                             | Complement C                               |  |
| l | STC   | 7027                                             | Set C                                      |  |
| 1 | AC2SP | 7040                                             | Move content of AC to SP                   |  |
|   | SP2BP | 7041                                             | Move content of SP to BP                   |  |
|   | LDABP | 7042                                             | Load AC indirect through BP                |  |
| 1 | IRET  | 7043                                             | Restore address from stack onto PC and ION |  |
|   | RET   | 7044                                             | Restore address from stack onto PC         |  |
|   | POP   | 7045                                             | Pop word from the stack onto AC            |  |
|   | PUSH  | 7046                                             | Push AC onto the stack                     |  |
|   | SZAC  | 7047                                             | Skip next instruction if AC zero           |  |
|   | SNAC  | 7080                                             | Skip next instruction if AC negative       |  |
| 1 | SPAC  | 7081                                             | Skip next instruction if AC positive       |  |
|   | SSC   | 7082                                             | Skip next instruction if C is set          |  |
| l | SCC   | 7083                                             | Skip next instruction if C is clear        |  |
|   | ION   | 7084                                             | Interrupt on                               |  |
|   | IOF   | 7085                                             | Interrupt off                              |  |
|   |       | <del>*************************************</del> |                                            |  |

# Assembly Language - grammar

- label: empty or a symbolic address
- instruction field
  - a memory reference instruction
    - 2 or 3 symbols separated by space
      - instruction code
      - address
      - I : direct or indirect
  - a register reference or input-output instruction
    - instruction code only
  - a pseudo instruction
    - org N: Hex N is the memory location for the instruction or operand listed in the following line
    - END
    - DEC N : signed decimal number N to be converted to binary
    - HEX N : hex N to be converted to binary
- comment

#### Multiply 2 positive numbers

**ORG** 100 LOP. CLC /Clear E LDA Y /Load multiplier SHR /Transfer multiplier bit to E STA Y /Store shifted multiplier SCC /Check if bit is zero **BUN ONE** /Bit is one; go to ONE **BUN ZRO** /Bit is zero; go to ZRO ONE, LDX X /Load multiplicand LDA P ADD /Add to partial product STA P /Store partial product CLC /Clear E ZRO. LDA X /Load multiplicand SHL /Shift left STA X /Store shifted multiplicand **DSZ CTR** /Increment counter **BUN LOP** /Counter not zero; repeat loop **BUN OS** /Counter is zero; halt CTR. DEC 8 /This location serves as a counter X, **HEX 000F** /Multiplicand stored here Y, **HEX 000B** /Multiplier stored here P, HEX 0 /Product formed here **END** 



### Translated Code – hand assembled

|      | ORG 100  | LOC | CODE |
|------|----------|-----|------|
| LOP, | CLC      | 100 | 7025 |
|      | LDA Y    | 101 | 2114 |
|      | SHR      | 102 | 7421 |
|      | STA Y    | 103 | 3114 |
|      | SCC      | 104 | 7483 |
|      | BUN ONE  | 105 | 4107 |
|      | BUN ZRO  | 106 | 410C |
| ONE, | LDX X    | 107 | 1113 |
|      | LDA P    | 108 | 2115 |
|      | ADD      | 109 | 7016 |
|      | STA P    | 10A | 3115 |
|      | CLC      | 10B | 7025 |
| ZRO, | LDA X    | 10C | 1113 |
|      | SHL      | 10D | 7022 |
|      | STA X    | 10E | 3113 |
|      | DSZ CTR  | 10F | 6112 |
|      | BUN LOP  | 110 | 4100 |
|      | BUN OS   | 111 | 4xxx |
| CTR, | DEC 8    | 112 | 0008 |
| Χ,   | HEX 000F | 113 | 000F |
| Υ,   | HEX 000B | 114 | 000B |
| Р,   | HEX 0    | 115 | 0000 |
|      | END      |     |      |
|      |          |     |      |

#### Refer to table of instruction codes

#### **Symbol Table**

| <b>Symbols</b> | address |
|----------------|---------|
| LOP            | 100     |
| ONE            | 107     |
| ZRO            | 10C     |
| CTR            | 112     |
| X              | 113     |
| Y              | 114     |
| P              | 115     |

How to do it automatically?



# Assembler - first pass

Allocate addresses to all instructions and user defined symbols





# Assemblersecond pass

#### A table look up procedure

- . Pseudo-instruction table
- . MRI table
- . Non-MRI table
- . Address symbol table

Want to add in more features?

Extend the flowchart.....



# Compiler Basic

- It is not our job to write compilers.
- Among the 5 components, below 4 are standard. Many freeware with source code are available
  - Scanner
  - Parser
  - Optimizer
  - Peephole optimizer
- For a new ISA, only the module for code generator needs to be changed
  - no drastic difference in various ISA.
  - quick and dirty way is to define an equivalence of instruction for each instruction of an existing compiler



# Code debugging

Simulator Emulator



start: ... call sendstatus call sendstatus end proc serial tx service iret

application software code

Need to know status of program at these points

# Debug monitor

- A set of routines that allow internal variables and/or status of a running program to be sent to an external device for analysis.
  - Timer.asm of EE3202 is an example of a debug monitor
  - Requires an extra port for communicating with the external computer.
  - Would incur some run-time overhead.
    - Should not be used if it has an impact on the correctness of the application.

This subroutine will write all the desired variables/status into a queue in memory. Queue pointers are maintained. This routine should take only a few instructions. Programmer has to assess if the insert of this routine will adversely affect the realtime performance of the application.

This can be a interrupt routine corresponding to say a serial tx empty. On entering this interrupt routine, a character is taken from the queue and sent to the serial tx buffer. The serial port will then tx this byte to the monitoring computer. Again only a few instruction are incurred here.



### Simulator

- Offline debugging of program
- A simulator is a program running on the PC that simulates the execution of the application program on a model of the application CPU.
  - Creates a copy each of all registers, flags and memory
  - Read application program, instruction at a time.
  - Perform operation and update registers, flags and memory in accordance to the intent of the instruction
  - Display user selectable parts of the registers/flag/memory on the screen
- Not real time, may in fact be very slow
  - many PC instructions needed to simulation one application CPU instruction
  - unable to simulate asynchronous triggering of events.
- Use mainly during initial testing of program



### **Emulator**

- Key functions to be provided by an emulator
  - Break points
    - When program reach a user specified location, the program is stopped.
    - Internal status of the program can be queried.
    - User can signal program to continue.
  - Single stepping
    - The program breaks after each instruction.
    - Internal status can be queried
    - User can signal program to execute next instruction
  - Program tracing most important and useful
    - Provide a sequence of instructions executed by the processor from a user defined location.
  - Basic support infrastructure
    - An extra port for communicating with a PC
  - Breakpoint and single stepping can be implemented in software. Program tracing requires hardware support.



## Overview: emulator

#### Hardware

#### Additional on-chip hardware

- -Simple Serial Interface
- -Interrupt based (lowest priority)
- -Additional RAM not user addressable
- -Program trace logic



#### **Software**

#### uP software

Loader

**Command interpreter** 

**Breakpoint service routine** 

Single stepping service routine

**Program trace service routine** 

#### **PC** software

Loader

**Command translation routine** 

**Result interpretation routine** 



### Overview: emulator

- 2 operation modes
  - Normal: program is already debugged, uP is deployed
    - Upon reset, uP should run application program
    - Internal on-chip emulator (if still there in production lot) should lie dormant.
  - Debug: during development stage
    - Upon reset, uP should run internal on-chip emulator
    - User can download program,
    - Send commands to set breakpoint, program trace, single stepping
    - Send commands to upload results
  - Question:
    - How to ensure automatic performance of either mode?



# Organization

| Loc       | Content of         | Comments                     |
|-----------|--------------------|------------------------------|
|           | memory             |                              |
| IRA:      | Mov al, [testaddr] | IRA is the value initialized |
| (Internal | Cmp al,finalized   | into the instruction pointer |
| reset     | Jne os_routine     | during reset. These 6        |
| address)  | In al, serial port | instructions are hard-coded  |
|           | Cmp al, xx         | into ROM. User have no       |
|           | Jz os_routine      | access to these locations.   |
|           |                    |                              |
|           |                    |                              |
| ERA:      | User's application | ERA is the reset address     |
| (External | program            | published in the uP          |
| reset     |                    | manual. End user only        |
| address)  |                    | knows of this address.       |
|           |                    |                              |
|           |                    |                              |
|           |                    |                              |
|           |                    |                              |
| OSA:      | OS routines        |                              |
| (OS       | (including         |                              |
| address)  | Loader             |                              |
|           | Debugger)          |                              |

- On reset, all internal register are initialized.
- IP  $\leftarrow$  IRA
  - On recovery, instruction located at IRA is executed. Depending on the content of "testaddr" and the serial port buffer, either a jump to OS is executed or the program continues on to the ERA to execute the user application program.
- CPU to PC via the serial port.
  - A software program will run on the PC to manage the emulator section of the CPU.
- Content of "testaddr"
  - Debug mode (CPU is new), testaddr=oFFH.
    - Thus when ever the CPU is reset, the internal OS will be run
  - Normal mode, testaddr=ooH (finalised)
    - When the CPU is reset, the serial port will be read. If the serial buffer is "xx", then again the CPU jumps to the OS. Otherwise it will go on to the next location which is ERA.
    - If user wants to enter debug mode, it will have to send "xx" to the serial port and press reset at the same time.



# **Emulator:** breakpoints

Address of location

#### Memory image

ldx I 200 101 lda I 201 102 add 103 sta I 202 104 sna **bun 150** 105 dsz 203 106 0A00 200 201 **0B00** 202 0C00

203

00FF

Can be implemented in software

#### Mechanism

Job of the command interpreter to replace the location with the "call" upon receipt of the break address command from the PC

Suppose we want to break before sna is executed.

Before the program is run, save content of loc 104 somewhere and insert an instruction "call break\_service" at that location.

Starts the program. When the program reaches loc 104, it will call break\_service. "break\_service" is a routine that allows internal parameters to be queried.

Content of memory



#### Address of location

# Emulator: single-stepping

#### Memory image

| 100 | ldx I 200 |
|-----|-----------|
| 101 | lda I 201 |
| 102 | add       |
| 103 | sta I 202 |
| 104 | sna       |
| 105 | bun 150   |
| 106 | dsz 203   |
| ••• | •••       |
| ••• | •••       |
|     |           |
|     |           |
|     |           |
|     |           |
|     |           |
| ••• | •••       |
|     |           |
| 200 | 0A00      |
| 201 | 0B00      |
| 202 | 0C00      |
| 203 | OUEE >    |

#### Mechanism

Command interpreter needs to perform this task

- 1. Command interpreter upon receiving "SS loc1", will save loc1 and instruction at loc1. It will then replace the content of loc1 with "bun SS\_service".
- 2. The application program will be started.
- 3. When PC=loc1, bun SS\_service will be executed.
- 4. SS\_service is the beginning of a routine that will send the program status on serial port. It will then wait for user to send "continue".
- 5. Upon receipt of "continue,
  - a. save content of loc1+1 and its content
  - b. restore the content of loc1
  - c. execute a bun loc1
- 6. The process repeats from Item (3) onwards.

Needs to write routine at this location

Content of memory



# Program trace: operation manual

- Available resources visible to user
  - PT register: holds address of instruction as program runs
  - En F/F: set to 1 to start trace from starting address
  - n words of RAM: hold addresses of program flow sequence
- Operation of trace
  - User loads starting address of program to trace from and starts program execution.
  - Command interpreter, on receipt,
    - load starting address into PT register
    - set EN f/f
    - Starts application program
  - As the program runs
    - No log takes place until PC equals PT
    - After PC goes pass PT, the first RAM location will be stored address of the first branch instruction that is taken.
      - Not taken branch will not be recorded
    - Address of all other instructions and conditional branch that are not taken will be ignored.
  - On completion
    - RAM contains the list of all the addresses of branch instructions that were taken as they occur.



# Interpretation of logging convention

- Trace memory should not be big. Need to compress data
  - User has an image of program on the PC
  - User knows the starting point of the trace.
  - A long trace can be obtained with relatively small memory requirement.

#### On PC, we can expand into the Start here following trace in consultation with the image of the program. LDA X 100 **Trace RAM** 100 101 LDX Y 110 101 102 **ADD** 207 102 103 **ADC** 212 103 104 **ADC** 104 105 **ADC** 105 SCC 106 not taken 106 107 **BUN 206** 107 ADD 108 108 109 SCC not taken Only these 3 words 109 **BUN 206** 110 taken will be sent to PC Since 110 contains BUN 206 110 ••• 206 206 SHR 207 Since 207 contains SCC SSC 207 taken 209 208 **BUN 308** 210 209 **ADD** 211 210 **ADD** 212 Since 212 contains BUN 408 **ADD** 211 408 212 **BUN 408** taken



## Design of trace mechanism

- Available resources visible to user
  - PT register: holds address of instruction as program runs
  - En F/F: set to 1 to start trace from starting address
  - n words of RAM: hold addresses of program flow sequence
- Additional resources
  - Tnew F/F: Tnew=1 indicates starting address not reached yet
  - A word comparator: To compare PC with PT. X=1 if PC=PT
  - SC1 F/F: State generator F/F. 2 states, To and T1
  - ARı register Address register
- Design
  - (En)'To: SC1←o
    - Before enable. Do nothing.
  - (En)(Tnew)(X)'(To):  $SC_1 \leftarrow o$ 
    - Enabled, but PC has not reached starting address. Do nothing.
  - (En)(Tnew)(X)(To):  $Tnew \leftarrow o, M(AR_1) \leftarrow PC, PT \leftarrow PT + 1, SC_1 \leftarrow o$ 
    - Enabled and PC just reach starting address. Note that since AR1 is not increased, memory will continuously be overwritten.
  - (En)(Tnew)'(X)(To):  $M(AR_1)\leftarrow PC$ ,  $PT\leftarrow PT+1$ ,  $SC_1\leftarrow o$ 
    - Enabled, tracing mode and no branch. Keep overwriting and increase PT to match PC's increment
  - (En)(Tnew)'(X)'(To):  $AR_1 \leftarrow AR_1 + 1$ ,  $PT \leftarrow PC$
  - $(En)(Tnew)'(X)'(T_1)$ :  $PT \leftarrow PT + 1$ ,  $SC_1 \leftarrow 0$ 
    - Enabled, tracing mode and branch. Increase AR1, therefore preserving last stored address.
  - AR<sub>1</sub>=N: En $\leftarrow$ o, AR $\leftarrow$ o
    - No more trace memory.



# Design of logic for program trace

| (En)(Tnew)(X)(T0):   | Tnew←0    | CLR <sub>Tnew</sub> = cond |  |
|----------------------|-----------|----------------------------|--|
| (En)(Tnew)'(X)'(T0): | AR1←AR1+1 | INRAR1=cond                |  |
| (En)(Tnew)'(X)'(T0): | PT←PC     | LDPT=cond                  |  |
| (En)(Tnew)'(X)'(T1): | PT←PT+1   |                            |  |
| (En)(Tnew)(X)(T0):   | PT←PT+1   | INRPT=OR(conditions)       |  |
| (En)(Tnew)'(X)(T0):  | PT←PT+1   |                            |  |
| (En)(Tnew)(X)(T0):   | M(AR1)←PC | WPvrv-OP(conditions)       |  |
| (En)(Tnew)'(X)(T0):  | M(AR1)←PC | WRMEM=OR(conditions)       |  |
| (En)'T0:             | SC1←0     |                            |  |
| (En)(Tnew)(X)'(T0):  | SC1←0     | CLRsc1=OR(conditions)      |  |
| (En)(Tnew)'(X)(T0):  | SC1←0     |                            |  |
| (En)(Tnew)(X)(T0):   | SC1←0     |                            |  |
| (En)(Tnew)'(X)'(T1): | SC1←0     |                            |  |

#### $\equiv$

# Program Trace Circuit

